Update intel platform to not rely on undefined overflow behaviour
This consists of ensuring that the left operand of each shift is unsigned when the operation might overflow into the sign bit. Change-Id: I4c7a315cb18b3bbe623e7a7a998d2dac869638a7 Signed-off-by: Justin Chadwell <justin.chadwell@arm.com>
This commit is contained in:
parent
79ca7807cc
commit
36cfbf3ca2
|
@ -34,7 +34,7 @@
|
|||
#define CAD_QSPI_CFG_CS(x) (((x) << 11))
|
||||
#define CAD_QSPI_CFG_ENABLE (1 << 0)
|
||||
#define CAD_QSPI_CFG_ENDMA_CLR_MSK 0xffff7fff
|
||||
#define CAD_QSPI_CFG_IDLE (1 << 31)
|
||||
#define CAD_QSPI_CFG_IDLE (1U << 31)
|
||||
#define CAD_QSPI_CFG_SELCLKPHASE_CLR_MSK 0xfffffffb
|
||||
#define CAD_QSPI_CFG_SELCLKPOL_CLR_MSK 0xfffffffd
|
||||
|
||||
|
|
|
@ -76,7 +76,7 @@
|
|||
#define RECONFIG_STATUS_STATE 0
|
||||
#define RECONFIG_STATUS_PIN_STATUS 2
|
||||
#define RECONFIG_STATUS_SOFTFUNC_STATUS 3
|
||||
#define PIN_STATUS_NSTATUS (1 << 31)
|
||||
#define PIN_STATUS_NSTATUS (1U << 31)
|
||||
#define SOFTFUNC_STATUS_SEU_ERROR (1 << 3)
|
||||
#define SOFTFUNC_STATUS_INIT_DONE (1 << 1)
|
||||
#define SOFTFUNC_STATUS_CONF_DONE (1 << 0)
|
||||
|
|
Loading…
Reference in New Issue