diff --git a/plat/intel/soc/agilex/bl2_plat_setup.c b/plat/intel/soc/agilex/bl2_plat_setup.c index ece7b9c70..86b7ab88f 100644 --- a/plat/intel/soc/agilex/bl2_plat_setup.c +++ b/plat/intel/soc/agilex/bl2_plat_setup.c @@ -14,14 +14,12 @@ #include #include #include -#include #include "agilex_clock_manager.h" #include "agilex_memory_controller.h" #include "agilex_pinmux.h" #include "agilex_reset_manager.h" #include "agilex_system_manager.h" - #include "ccu/ncore_ccu.h" #include "qspi/cadence_qspi.h" #include "socfpga_handoff.h" diff --git a/plat/intel/soc/agilex/bl31_plat_setup.c b/plat/intel/soc/agilex/bl31_plat_setup.c index e7852cfab..375483dd4 100644 --- a/plat/intel/soc/agilex/bl31_plat_setup.c +++ b/plat/intel/soc/agilex/bl31_plat_setup.c @@ -12,7 +12,6 @@ #include #include #include -#include static entry_point_info_t bl32_image_ep_info; @@ -104,7 +103,7 @@ const mmap_region_t plat_agilex_mmap[] = { MT_DEVICE | MT_RW | MT_SECURE), MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS), MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS), - {0}, + {0} }; /******************************************************************************* @@ -126,7 +125,7 @@ void bl31_plat_arch_setup(void) BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, MT_DEVICE | MT_RW | MT_SECURE), #endif - {0}, + {0} }; setup_page_tables(bl_regions, plat_agilex_mmap); diff --git a/plat/intel/soc/agilex/platform.mk b/plat/intel/soc/agilex/platform.mk index dc56ac8ba..ef02a8dfb 100644 --- a/plat/intel/soc/agilex/platform.mk +++ b/plat/intel/soc/agilex/platform.mk @@ -4,7 +4,7 @@ # # SPDX-License-Identifier: BSD-3-Clause # -# + PLAT_INCLUDES := \ -Iplat/intel/soc/agilex/include/ \ -Iplat/intel/soc/common/drivers/ \ @@ -25,28 +25,26 @@ PLAT_BL_COMMON_SOURCES := \ BL2_SOURCES += \ common/desc_image_load.c \ - drivers/partition/partition.c \ - drivers/partition/gpt.c \ - drivers/arm/pl061/pl061_gpio.c \ drivers/mmc/mmc.c \ - drivers/synopsys/emmc/dw_mmc.c \ + drivers/intel/soc/stratix10/io/s10_memmap_qspi.c \ drivers/io/io_storage.c \ drivers/io/io_block.c \ drivers/io/io_fip.c \ - drivers/gpio/gpio.c \ - drivers/intel/soc/stratix10/io/s10_memmap_qspi.c \ + drivers/partition/partition.c \ + drivers/partition/gpt.c \ + drivers/synopsys/emmc/dw_mmc.c \ lib/cpus/aarch64/cortex_a53.S \ plat/intel/soc/agilex/bl2_plat_setup.c \ - plat/intel/soc/common/socfpga_storage.c \ - plat/intel/soc/common/bl2_plat_mem_params_desc.c \ - plat/intel/soc/agilex/soc/agilex_reset_manager.c \ plat/intel/soc/agilex/soc/agilex_clock_manager.c \ - plat/intel/soc/agilex/soc/agilex_pinmux.c \ plat/intel/soc/agilex/soc/agilex_memory_controller.c \ - plat/intel/soc/common/soc/socfpga_handoff.c \ + plat/intel/soc/agilex/soc/agilex_pinmux.c \ + plat/intel/soc/agilex/soc/agilex_reset_manager.c \ + plat/intel/soc/agilex/soc/agilex_system_manager.c \ + plat/intel/soc/common/bl2_plat_mem_params_desc.c \ plat/intel/soc/common/socfpga_delay_timer.c \ plat/intel/soc/common/socfpga_image_load.c \ - plat/intel/soc/agilex/soc/agilex_system_manager.c \ + plat/intel/soc/common/socfpga_storage.c \ + plat/intel/soc/common/soc/socfpga_handoff.c \ plat/intel/soc/common/soc/socfpga_mailbox.c \ plat/intel/soc/common/drivers/qspi/cadence_qspi.c \ plat/intel/soc/common/drivers/wdt/watchdog.c \ @@ -54,18 +52,14 @@ BL2_SOURCES += \ BL31_SOURCES += \ drivers/arm/cci/cci.c \ - lib/cpus/aarch64/cortex_a53.S \ lib/cpus/aarch64/aem_generic.S \ + lib/cpus/aarch64/cortex_a53.S \ plat/common/plat_psci_common.c \ - plat/intel/soc/common/socfpga_sip_svc.c \ plat/intel/soc/agilex/bl31_plat_setup.c \ plat/intel/soc/common/socfpga_psci.c \ + plat/intel/soc/common/socfpga_sip_svc.c \ plat/intel/soc/common/socfpga_topology.c \ - plat/intel/soc/common/socfpga_delay_timer.c \ - plat/intel/soc/agilex/soc/agilex_reset_manager.c \ - plat/intel/soc/agilex/soc/agilex_pinmux.c \ - plat/intel/soc/agilex/soc/agilex_clock_manager.c \ - plat/intel/soc/common/soc/socfpga_mailbox.c + plat/intel/soc/common/soc/socfpga_mailbox.c \ PROGRAMMABLE_RESET_ADDRESS := 0 BL2_AT_EL3 := 1 diff --git a/plat/intel/soc/common/drivers/ccu/ncore_ccu.c b/plat/intel/soc/common/drivers/ccu/ncore_ccu.c index ac8218ecd..fce816b65 100644 --- a/plat/intel/soc/common/drivers/ccu/ncore_ccu.c +++ b/plat/intel/soc/common/drivers/ccu/ncore_ccu.c @@ -10,7 +10,6 @@ #include #include "ncore_ccu.h" -#include uint32_t poll_active_bit(uint32_t dir); diff --git a/plat/intel/soc/common/drivers/qspi/cadence_qspi.c b/plat/intel/soc/common/drivers/qspi/cadence_qspi.c index 0fd11ec78..d7cd71bec 100644 --- a/plat/intel/soc/common/drivers/qspi/cadence_qspi.c +++ b/plat/intel/soc/common/drivers/qspi/cadence_qspi.c @@ -13,7 +13,6 @@ #include #include "cadence_qspi.h" -#include #define LESS(a, b) (((a) < (b)) ? (a) : (b)) #define MORE(a, b) (((a) > (b)) ? (a) : (b)) diff --git a/plat/intel/soc/common/drivers/wdt/watchdog.c b/plat/intel/soc/common/drivers/wdt/watchdog.c index 0f89b4fd3..651189b12 100644 --- a/plat/intel/soc/common/drivers/wdt/watchdog.c +++ b/plat/intel/soc/common/drivers/wdt/watchdog.c @@ -6,7 +6,6 @@ #include #include -#include #include "watchdog.h" diff --git a/plat/intel/soc/stratix10/bl2_plat_setup.c b/plat/intel/soc/stratix10/bl2_plat_setup.c index 7376b4143..85a60d651 100644 --- a/plat/intel/soc/stratix10/bl2_plat_setup.c +++ b/plat/intel/soc/stratix10/bl2_plat_setup.c @@ -1,36 +1,29 @@ /* * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. + * Copyright (c) 2019, Intel Corporation. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #include #include -#include - -#include -#include -#include #include #include #include -#include -#include -#include -#include -#include +#include #include -#include +#include #include -#include "s10_memory_controller.h" -#include "s10_reset_manager.h" -#include "s10_clock_manager.h" -#include "s10_pinmux.h" #include "qspi/cadence_qspi.h" #include "socfpga_handoff.h" #include "socfpga_mailbox.h" #include "socfpga_private.h" +#include "s10_clock_manager.h" +#include "s10_memory_controller.h" +#include "s10_pinmux.h" +#include "s10_reset_manager.h" +#include "s10_system_manager.h" #include "wdt/watchdog.h" diff --git a/plat/intel/soc/stratix10/bl31_plat_setup.c b/plat/intel/soc/stratix10/bl31_plat_setup.c index 9887cb1d5..a133f82cb 100644 --- a/plat/intel/soc/stratix10/bl31_plat_setup.c +++ b/plat/intel/soc/stratix10/bl31_plat_setup.c @@ -1,21 +1,16 @@ /* * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. + * Copyright (c) 2019, Intel Corporation. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ -#include #include #include +#include #include -#include -#include -#include -#include #include #include -#include -#include #include #include #include diff --git a/plat/intel/soc/stratix10/platform.mk b/plat/intel/soc/stratix10/platform.mk index 5bf8f6555..e7251c428 100644 --- a/plat/intel/soc/stratix10/platform.mk +++ b/plat/intel/soc/stratix10/platform.mk @@ -1,5 +1,6 @@ # # Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. +# Copyright (c) 2019, Intel Corporation. All rights reserved. # # SPDX-License-Identifier: BSD-3-Clause # @@ -10,60 +11,54 @@ PLAT_INCLUDES := \ -Iplat/intel/soc/common/include/ PLAT_BL_COMMON_SOURCES := \ - lib/xlat_tables/xlat_tables_common.c \ - lib/xlat_tables/aarch64/xlat_tables.c \ drivers/arm/gic/common/gic_common.c \ drivers/arm/gic/v2/gicv2_main.c \ drivers/arm/gic/v2/gicv2_helpers.c \ - plat/common/plat_gicv2.c \ drivers/delay_timer/delay_timer.c \ drivers/delay_timer/generic_delay_timer.c \ drivers/ti/uart/aarch64/16550_console.S \ + lib/xlat_tables/aarch64/xlat_tables.c \ + lib/xlat_tables/xlat_tables_common.c \ + plat/common/plat_gicv2.c \ plat/intel/soc/common/aarch64/platform_common.c \ plat/intel/soc/common/aarch64/plat_helpers.S BL2_SOURCES += \ - drivers/partition/partition.c \ - drivers/partition/gpt.c \ - drivers/arm/pl061/pl061_gpio.c \ + common/desc_image_load.c \ drivers/mmc/mmc.c \ - drivers/synopsys/emmc/dw_mmc.c \ + drivers/intel/soc/stratix10/io/s10_memmap_qspi.c \ drivers/io/io_storage.c \ drivers/io/io_block.c \ drivers/io/io_fip.c \ - drivers/gpio/gpio.c \ - drivers/intel/soc/stratix10/io/s10_memmap_qspi.c \ - plat/intel/soc/stratix10/bl2_plat_setup.c \ - plat/intel/soc/common/socfpga_storage.c \ - plat/intel/soc/common/bl2_plat_mem_params_desc.c \ - plat/intel/soc/stratix10/soc/s10_reset_manager.c \ - plat/intel/soc/common/soc/socfpga_handoff.c \ - plat/intel/soc/stratix10/soc/s10_clock_manager.c \ - plat/intel/soc/stratix10/soc/s10_pinmux.c \ - plat/intel/soc/stratix10/soc/s10_memory_controller.c \ - plat/intel/soc/common/socfpga_delay_timer.c \ + drivers/partition/partition.c \ + drivers/partition/gpt.c \ + drivers/synopsys/emmc/dw_mmc.c \ lib/cpus/aarch64/cortex_a53.S \ - plat/intel/soc/common/socfpga_image_load.c \ + plat/intel/soc/stratix10/bl2_plat_setup.c \ + plat/intel/soc/stratix10/soc/s10_clock_manager.c \ + plat/intel/soc/stratix10/soc/s10_memory_controller.c \ + plat/intel/soc/stratix10/soc/s10_pinmux.c \ + plat/intel/soc/stratix10/soc/s10_reset_manager.c \ plat/intel/soc/stratix10/soc/s10_system_manager.c \ - common/desc_image_load.c \ + plat/intel/soc/common/bl2_plat_mem_params_desc.c \ + plat/intel/soc/common/socfpga_delay_timer.c \ + plat/intel/soc/common/socfpga_image_load.c \ + plat/intel/soc/common/socfpga_storage.c \ + plat/intel/soc/common/soc/socfpga_handoff.c \ plat/intel/soc/common/soc/socfpga_mailbox.c \ plat/intel/soc/common/drivers/qspi/cadence_qspi.c \ plat/intel/soc/common/drivers/wdt/watchdog.c -BL31_SOURCES += drivers/arm/cci/cci.c \ +BL31_SOURCES += \ + drivers/arm/cci/cci.c \ + lib/cpus/aarch64/aem_generic.S \ lib/cpus/aarch64/cortex_a53.S \ - lib/cpus/aarch64/aem_generic.S \ - lib/cpus/aarch64/cortex_a53.S \ - plat/common/plat_psci_common.c \ - plat/intel/soc/common/socfpga_sip_svc.c \ - plat/intel/soc/stratix10/bl31_plat_setup.c \ - plat/intel/soc/common/socfpga_psci.c \ - plat/intel/soc/common/socfpga_topology.c \ - plat/intel/soc/common/socfpga_delay_timer.c \ - plat/intel/soc/stratix10/soc/s10_reset_manager.c\ - plat/intel/soc/stratix10/soc/s10_pinmux.c \ - plat/intel/soc/stratix10/soc/s10_clock_manager.c\ - plat/intel/soc/common/soc/socfpga_mailbox.c + plat/common/plat_psci_common.c \ + plat/intel/soc/stratix10/bl31_plat_setup.c \ + plat/intel/soc/common/socfpga_psci.c \ + plat/intel/soc/common/socfpga_sip_svc.c \ + plat/intel/soc/common/socfpga_topology.c \ + plat/intel/soc/common/soc/socfpga_mailbox.c \ PROGRAMMABLE_RESET_ADDRESS := 0 BL2_AT_EL3 := 1