/* * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #include #include #include #include #include #include void imx_clock_target_set(unsigned int id, uint32_t val) { struct ccm *ccm = ((struct ccm *)CCM_BASE); uintptr_t addr; if (id > CCM_ROOT_CTRL_NUM) return; addr = (uintptr_t)&ccm->ccm_root_ctrl[id].ccm_target_root; mmio_write_32(addr, val); } void imx_clock_target_clr(unsigned int id, uint32_t val) { struct ccm *ccm = ((struct ccm *)CCM_BASE); uintptr_t addr; if (id > CCM_ROOT_CTRL_NUM) return; addr = (uintptr_t)&ccm->ccm_root_ctrl[id].ccm_target_root_clr; mmio_write_32(addr, val); } void imx_clock_gate_enable(unsigned int id, bool enable) { struct ccm *ccm = ((struct ccm *)CCM_BASE); uintptr_t addr; if (id > CCM_CLK_GATE_CTRL_NUM) return; /* TODO: add support for more than DOMAIN0 clocks */ if (enable) addr = (uintptr_t)&ccm->ccm_clk_gate_ctrl[id].ccm_ccgr_set; else addr = (uintptr_t)&ccm->ccm_clk_gate_ctrl[id].ccm_ccgr_clr; mmio_write_32(addr, CCM_CCGR_SETTING0_DOM_CLK_ALWAYS); }