/* * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #include #include "fpga_private.h" #include static unsigned char fpga_power_domain_tree_desc[FPGA_MAX_CLUSTER_COUNT + 2]; const unsigned char *plat_get_power_domain_tree_desc(void) { int i; /* * The highest level is the system level. The next level is constituted * by clusters and then cores in clusters. * * This description of the power domain topology is aligned with the CPU * indices returned by the plat_core_pos_by_mpidr() and plat_my_core_pos() * APIs. */ fpga_power_domain_tree_desc[0] = 1; fpga_power_domain_tree_desc[1] = FPGA_MAX_CLUSTER_COUNT; for (i = 0; i < FPGA_MAX_CLUSTER_COUNT; i++) { fpga_power_domain_tree_desc[i + 2] = FPGA_MAX_CPUS_PER_CLUSTER; } return fpga_power_domain_tree_desc; } int plat_core_pos_by_mpidr(u_register_t mpidr) { unsigned int cluster_id, cpu_id, thread_id; mpidr &= MPIDR_AFFINITY_MASK; if (mpidr & ~(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK)) { return -1; } if (mpidr & MPIDR_MT_MASK) { thread_id = MPIDR_AFFLVL0_VAL(mpidr); } else { thread_id = 0; } cpu_id = MPIDR_AFFLVL1_VAL(mpidr); cluster_id = MPIDR_AFFLVL2_VAL(mpidr); if (cluster_id >= FPGA_MAX_CLUSTER_COUNT) { return -1; } else if (cpu_id >= FPGA_MAX_CPUS_PER_CLUSTER) { return -1; } else if (thread_id >= FPGA_MAX_PE_PER_CPU) { return -1; } /* * The image running on the FPGA may or may not implement multithreading, * and it shouldn't be assumed this is consistent across all CPUs. * This ensures that any passed mpidr values reflect the status of the * primary CPU's MT bit. */ mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); /* Calculate the correct core, catering for multi-threaded images */ return (int) plat_fpga_calc_core_pos(mpidr); }