2013-10-25 09:08:21 +01:00
|
|
|
/*
|
2018-02-12 12:36:17 +00:00
|
|
|
* Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
|
2013-10-25 09:08:21 +01:00
|
|
|
*
|
2017-05-03 09:38:09 +01:00
|
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
2013-10-25 09:08:21 +01:00
|
|
|
*/
|
|
|
|
|
2015-03-19 19:17:53 +00:00
|
|
|
#include <arch.h>
|
2016-11-15 13:53:57 +00:00
|
|
|
#include <arm_config.h>
|
2016-02-01 14:04:34 +00:00
|
|
|
#include <cassert.h>
|
2015-07-01 16:16:20 +01:00
|
|
|
#include <plat_arm.h>
|
2018-02-12 12:36:17 +00:00
|
|
|
#include <platform.h>
|
2014-05-14 17:44:19 +01:00
|
|
|
#include <platform_def.h>
|
2014-04-11 11:52:12 +01:00
|
|
|
#include "drivers/pwrc/fvp_pwrc.h"
|
2013-10-25 09:08:21 +01:00
|
|
|
|
2015-07-01 16:16:20 +01:00
|
|
|
/* The FVP power domain tree descriptor */
|
2018-02-12 12:36:17 +00:00
|
|
|
static unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 2];
|
2016-02-01 14:04:34 +00:00
|
|
|
|
|
|
|
|
2018-09-27 14:41:02 +01:00
|
|
|
CASSERT(((FVP_CLUSTER_COUNT > 0) && (FVP_CLUSTER_COUNT <= 256)),
|
|
|
|
assert_invalid_fvp_cluster_count);
|
2016-02-01 14:04:34 +00:00
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* This function dynamically constructs the topology according to
|
|
|
|
* FVP_CLUSTER_COUNT and returns it.
|
|
|
|
******************************************************************************/
|
|
|
|
const unsigned char *plat_get_power_domain_tree_desc(void)
|
|
|
|
{
|
2018-09-27 14:41:02 +01:00
|
|
|
int i;
|
2016-02-01 14:04:34 +00:00
|
|
|
|
|
|
|
/*
|
2017-10-11 16:08:58 +01:00
|
|
|
* The highest level is the system level. The next level is constituted
|
|
|
|
* by clusters and then cores in clusters.
|
2016-02-01 14:04:34 +00:00
|
|
|
*/
|
2017-10-11 16:08:58 +01:00
|
|
|
fvp_power_domain_tree_desc[0] = 1;
|
|
|
|
fvp_power_domain_tree_desc[1] = FVP_CLUSTER_COUNT;
|
2016-02-01 14:04:34 +00:00
|
|
|
|
|
|
|
for (i = 0; i < FVP_CLUSTER_COUNT; i++)
|
2017-10-11 16:08:58 +01:00
|
|
|
fvp_power_domain_tree_desc[i + 2] = FVP_MAX_CPUS_PER_CLUSTER;
|
|
|
|
|
2016-02-01 14:04:34 +00:00
|
|
|
|
|
|
|
return fvp_power_domain_tree_desc;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* This function returns the core count within the cluster corresponding to
|
|
|
|
* `mpidr`.
|
|
|
|
******************************************************************************/
|
|
|
|
unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
|
|
|
|
{
|
|
|
|
return FVP_MAX_CPUS_PER_CLUSTER;
|
|
|
|
}
|
2013-10-25 09:08:21 +01:00
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* This function implements a part of the critical interface between the psci
|
2015-07-01 16:16:20 +01:00
|
|
|
* generic layer and the platform that allows the former to query the platform
|
|
|
|
* to convert an MPIDR to a unique linear index. An error code (-1) is returned
|
|
|
|
* in case the MPIDR is invalid.
|
2013-10-25 09:08:21 +01:00
|
|
|
******************************************************************************/
|
2015-07-01 16:16:20 +01:00
|
|
|
int plat_core_pos_by_mpidr(u_register_t mpidr)
|
2013-10-25 09:08:21 +01:00
|
|
|
{
|
2017-07-18 15:42:50 +01:00
|
|
|
unsigned int clus_id, cpu_id, thread_id;
|
|
|
|
|
|
|
|
/* Validate affinity fields */
|
2018-09-27 14:41:02 +01:00
|
|
|
if ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) {
|
2017-07-18 15:42:50 +01:00
|
|
|
thread_id = MPIDR_AFFLVL0_VAL(mpidr);
|
|
|
|
cpu_id = MPIDR_AFFLVL1_VAL(mpidr);
|
|
|
|
clus_id = MPIDR_AFFLVL2_VAL(mpidr);
|
|
|
|
} else {
|
|
|
|
thread_id = 0;
|
|
|
|
cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
|
|
|
|
clus_id = MPIDR_AFFLVL1_VAL(mpidr);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (clus_id >= FVP_CLUSTER_COUNT)
|
|
|
|
return -1;
|
|
|
|
if (cpu_id >= FVP_MAX_CPUS_PER_CLUSTER)
|
|
|
|
return -1;
|
|
|
|
if (thread_id >= FVP_MAX_PE_PER_CPU)
|
|
|
|
return -1;
|
|
|
|
|
2015-07-01 16:16:20 +01:00
|
|
|
if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID)
|
|
|
|
return -1;
|
2013-10-25 09:08:21 +01:00
|
|
|
|
2016-11-15 13:53:57 +00:00
|
|
|
/*
|
|
|
|
* Core position calculation for FVP platform depends on the MT bit in
|
|
|
|
* MPIDR. This function cannot assume that the supplied MPIDR has the MT
|
|
|
|
* bit set even if the implementation has. For example, PSCI clients
|
|
|
|
* might supply MPIDR values without the MT bit set. Therefore, we
|
|
|
|
* inject the current PE's MT bit so as to get the calculation correct.
|
|
|
|
* This of course assumes that none or all CPUs on the platform has MT
|
|
|
|
* bit set.
|
|
|
|
*/
|
|
|
|
mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
|
2018-09-27 14:41:02 +01:00
|
|
|
return (int) plat_arm_calc_core_pos(mpidr);
|
2013-10-25 09:08:21 +01:00
|
|
|
}
|