arm-trusted-firmware/plat/marvell
Pali Rohár 66a7752834 fix(plat/marvell/a3720/uart): fix UART clock rate value and divisor calculation
UART parent clock is by default the platform's xtal clock, which is
25 MHz.

The value defined in the driver, though, is 25.8048 MHz. This is a hack
for the suboptimal divisor calculation
  Divisor = UART clock / (16 * baudrate)
which does not use rounding division, resulting in a suboptimal value
for divisor if the correct parent clock rate was used.

Change the code for divisor calculation to
  Divisor = Round(UART clock / (16 * baudrate))
and change the parent clock rate value to 25 MHz.

The final UART divisor for default baudrate 115200 is not affected by
this change.

(Note that the parent clock rate should not be defined via a macro,
since the xtal clock can also be 40 MHz. This is outside of the scope of
this fix, though.)

Signed-off-by: Pali Rohár <pali@kernel.org>
Change-Id: Iaa401173df87aec94f2dd1b38a90fb6ed0bf0ec6
2021-05-28 10:13:06 +01:00
..
armada fix(plat/marvell/a3720/uart): fix UART clock rate value and divisor calculation 2021-05-28 10:13:06 +01:00
octeontx/otx2/t91/t9130 plat/marvell: cn913x: allow CP1/CP2 mapping at BLE stage 2021-02-25 09:59:17 +00:00
marvell.mk plat: marvell: armada: Building ${DOIMAGETOOL} is only for a8k 2020-10-21 12:05:25 +02:00