2015-05-19 12:18:04 +01:00
|
|
|
/*
|
2019-05-29 14:04:16 +01:00
|
|
|
* Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
|
2015-05-19 12:18:04 +01:00
|
|
|
*
|
2017-05-03 09:38:09 +01:00
|
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
2015-05-19 12:18:04 +01:00
|
|
|
*/
|
|
|
|
|
2018-11-08 10:20:19 +00:00
|
|
|
#ifndef TEGRA_PRIVATE_H
|
|
|
|
#define TEGRA_PRIVATE_H
|
2015-05-19 12:18:04 +01:00
|
|
|
|
2018-12-14 00:18:21 +00:00
|
|
|
#include <platform_def.h>
|
|
|
|
|
2015-08-07 05:33:00 +01:00
|
|
|
#include <arch.h>
|
2018-10-19 19:42:28 +01:00
|
|
|
#include <arch_helpers.h>
|
2019-05-29 14:04:16 +01:00
|
|
|
#include <drivers/ti/uart/uart_16550.h>
|
2018-12-14 00:18:21 +00:00
|
|
|
#include <lib/psci/psci.h>
|
|
|
|
#include <lib/xlat_tables/xlat_tables_v2.h>
|
|
|
|
|
2018-10-19 19:42:28 +01:00
|
|
|
#include <tegra_gic.h>
|
2015-05-19 12:18:04 +01:00
|
|
|
|
2015-06-10 09:34:32 +01:00
|
|
|
/*******************************************************************************
|
|
|
|
* Tegra DRAM memory base address
|
|
|
|
******************************************************************************/
|
2017-04-24 22:17:12 +01:00
|
|
|
#define TEGRA_DRAM_BASE ULL(0x80000000)
|
|
|
|
#define TEGRA_DRAM_END ULL(0x27FFFFFFF)
|
2015-06-10 09:34:32 +01:00
|
|
|
|
2017-06-14 07:02:23 +01:00
|
|
|
/*******************************************************************************
|
|
|
|
* Implementation defined ACTLR_EL1 bit definitions
|
|
|
|
******************************************************************************/
|
|
|
|
#define ACTLR_EL1_PMSTATE_MASK (ULL(0xF) << 0)
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Implementation defined ACTLR_EL2 bit definitions
|
|
|
|
******************************************************************************/
|
|
|
|
#define ACTLR_EL2_PMSTATE_MASK (ULL(0xF) << 0)
|
|
|
|
|
2015-12-28 22:55:41 +00:00
|
|
|
/*******************************************************************************
|
|
|
|
* Struct for parameters received from BL2
|
|
|
|
******************************************************************************/
|
2015-05-19 12:18:04 +01:00
|
|
|
typedef struct plat_params_from_bl2 {
|
2015-10-06 08:19:31 +01:00
|
|
|
/* TZ memory size */
|
2015-05-19 12:18:04 +01:00
|
|
|
uint64_t tzdram_size;
|
2015-10-06 08:19:31 +01:00
|
|
|
/* TZ memory base */
|
|
|
|
uint64_t tzdram_base;
|
2015-10-29 05:07:28 +00:00
|
|
|
/* UART port ID */
|
2019-01-02 18:48:18 +00:00
|
|
|
int32_t uart_id;
|
2016-11-23 11:13:08 +00:00
|
|
|
/* L2 ECC parity protection disable flag */
|
2019-01-02 18:48:18 +00:00
|
|
|
int32_t l2_ecc_parity_prot_dis;
|
2017-07-21 21:34:16 +01:00
|
|
|
/* SHMEM base address for storing the boot logs */
|
|
|
|
uint64_t boot_profiler_shmem_base;
|
2018-02-27 22:33:57 +00:00
|
|
|
/* System Suspend Entry Firmware size */
|
|
|
|
uint64_t sc7entry_fw_size;
|
|
|
|
/* System Suspend Entry Firmware base address */
|
|
|
|
uint64_t sc7entry_fw_base;
|
2015-05-19 12:18:04 +01:00
|
|
|
} plat_params_from_bl2_t;
|
|
|
|
|
2016-11-23 11:13:08 +00:00
|
|
|
/*******************************************************************************
|
|
|
|
* Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs
|
|
|
|
******************************************************************************/
|
|
|
|
DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1)
|
|
|
|
|
2018-09-24 17:16:05 +01:00
|
|
|
/*******************************************************************************
|
|
|
|
* Struct describing parameters passed to bl31
|
|
|
|
******************************************************************************/
|
|
|
|
struct tegra_bl31_params {
|
|
|
|
param_header_t h;
|
|
|
|
image_info_t *bl31_image_info;
|
|
|
|
entry_point_info_t *bl32_ep_info;
|
|
|
|
image_info_t *bl32_image_info;
|
|
|
|
entry_point_info_t *bl33_ep_info;
|
|
|
|
image_info_t *bl33_image_info;
|
|
|
|
};
|
|
|
|
|
2015-07-23 05:37:54 +01:00
|
|
|
/* Declarations for plat_psci_handlers.c */
|
2017-03-03 08:23:08 +00:00
|
|
|
int32_t tegra_soc_validate_power_state(uint32_t power_state,
|
2015-08-07 05:33:00 +01:00
|
|
|
psci_power_state_t *req_state);
|
2015-07-23 05:37:54 +01:00
|
|
|
|
2015-05-19 12:18:04 +01:00
|
|
|
/* Declarations for plat_setup.c */
|
|
|
|
const mmap_region_t *plat_get_mmio_map(void);
|
2017-03-21 07:58:50 +00:00
|
|
|
uint32_t plat_get_console_from_id(int32_t id);
|
2015-12-28 22:55:41 +00:00
|
|
|
void plat_gic_setup(void);
|
2018-09-24 17:16:05 +01:00
|
|
|
struct tegra_bl31_params *plat_get_bl31_params(void);
|
2016-05-23 19:41:07 +01:00
|
|
|
plat_params_from_bl2_t *plat_get_bl31_plat_params(void);
|
2017-10-27 02:51:09 +01:00
|
|
|
void plat_early_platform_setup(void);
|
|
|
|
void plat_late_platform_setup(void);
|
2015-05-19 12:18:04 +01:00
|
|
|
|
|
|
|
/* Declarations for plat_secondary.c */
|
|
|
|
void plat_secondary_setup(void);
|
2017-03-21 07:50:09 +00:00
|
|
|
int32_t plat_lock_cpu_vectors(void);
|
2015-05-19 12:18:04 +01:00
|
|
|
|
2015-12-29 00:36:42 +00:00
|
|
|
/* Declarations for tegra_fiq_glue.c */
|
|
|
|
void tegra_fiq_handler_setup(void);
|
|
|
|
int tegra_fiq_get_intr_context(void);
|
|
|
|
void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint);
|
|
|
|
|
2015-05-19 12:18:04 +01:00
|
|
|
/* Declarations for tegra_security.c */
|
|
|
|
void tegra_security_setup(void);
|
|
|
|
void tegra_security_setup_videomem(uintptr_t base, uint64_t size);
|
|
|
|
|
|
|
|
/* Declarations for tegra_pm.c */
|
2017-03-03 18:58:05 +00:00
|
|
|
extern uint8_t tegra_fake_system_suspend;
|
|
|
|
|
2015-05-19 12:18:04 +01:00
|
|
|
void tegra_pm_system_suspend_entry(void);
|
|
|
|
void tegra_pm_system_suspend_exit(void);
|
2017-03-22 06:42:42 +00:00
|
|
|
int32_t tegra_system_suspended(void);
|
2017-12-28 02:10:12 +00:00
|
|
|
int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state);
|
2017-03-22 06:42:42 +00:00
|
|
|
int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state);
|
|
|
|
int32_t tegra_soc_pwr_domain_on(u_register_t mpidr);
|
|
|
|
int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state);
|
|
|
|
int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state);
|
|
|
|
int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state);
|
|
|
|
int32_t tegra_soc_prepare_system_reset(void);
|
|
|
|
__dead2 void tegra_soc_prepare_system_off(void);
|
|
|
|
plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
|
|
|
|
const plat_local_state_t *states,
|
|
|
|
uint32_t ncpu);
|
|
|
|
void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state);
|
|
|
|
void tegra_cpu_standby(plat_local_state_t cpu_state);
|
|
|
|
int32_t tegra_pwr_domain_on(u_register_t mpidr);
|
|
|
|
void tegra_pwr_domain_off(const psci_power_state_t *target_state);
|
|
|
|
void tegra_pwr_domain_suspend(const psci_power_state_t *target_state);
|
|
|
|
void __dead2 tegra_pwr_domain_power_down_wfi(const psci_power_state_t *target_state);
|
|
|
|
void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state);
|
|
|
|
void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state);
|
|
|
|
__dead2 void tegra_system_off(void);
|
|
|
|
__dead2 void tegra_system_reset(void);
|
|
|
|
int32_t tegra_validate_power_state(uint32_t power_state,
|
|
|
|
psci_power_state_t *req_state);
|
|
|
|
int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint);
|
2015-05-19 12:18:04 +01:00
|
|
|
|
|
|
|
/* Declarations for tegraXXX_pm.c */
|
|
|
|
int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl);
|
|
|
|
int tegra_prepare_cpu_on_finish(unsigned long mpidr);
|
|
|
|
|
|
|
|
/* Declarations for tegra_bl31_setup.c */
|
|
|
|
plat_params_from_bl2_t *bl31_get_plat_params(void);
|
2019-01-02 18:48:18 +00:00
|
|
|
int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes);
|
2015-05-19 12:18:04 +01:00
|
|
|
|
2015-07-16 11:17:03 +01:00
|
|
|
/* Declarations for tegra_delay_timer.c */
|
|
|
|
void tegra_delay_timer_init(void);
|
|
|
|
|
2016-03-18 20:07:33 +00:00
|
|
|
void tegra_secure_entrypoint(void);
|
|
|
|
void tegra186_cpu_reset_handler(void);
|
|
|
|
|
2017-03-01 04:47:37 +00:00
|
|
|
/* Declarations for tegra_sip_calls.c */
|
|
|
|
uintptr_t tegra_sip_handler(uint32_t smc_fid,
|
|
|
|
u_register_t x1,
|
|
|
|
u_register_t x2,
|
|
|
|
u_register_t x3,
|
|
|
|
u_register_t x4,
|
|
|
|
void *cookie,
|
|
|
|
void *handle,
|
|
|
|
u_register_t flags);
|
|
|
|
int plat_sip_handler(uint32_t smc_fid,
|
|
|
|
uint64_t x1,
|
|
|
|
uint64_t x2,
|
|
|
|
uint64_t x3,
|
|
|
|
uint64_t x4,
|
|
|
|
const void *cookie,
|
|
|
|
void *handle,
|
|
|
|
uint64_t flags);
|
|
|
|
|
2018-11-08 10:20:19 +00:00
|
|
|
#endif /* TEGRA_PRIVATE_H */
|